Reusing the Automated Setup File (SVF)

## VERIFYING DESIGNS FOR ECO





# Original RTL 1: module test ( A,B,Y ); 2: input [7:0] A, B; 3: output [15:0] Y; 4: reg[15:0] Y; 5: always &( A or B ) begin 6: Y = A \* B; 7: end 8: endmodule

```
ECO RTL
1: module test ( A,B,Y );
2: input [7:0] A, B;
3: output [15:0] Y;
4: reg[15:0] Y;
5: // insert comment
6: always @( A or B ) begin
7: Y = A * B;
8: end
9: endmodule
```

Using original SVF with ECO RTL will cause SVF rejection of mult\_6

 Automate the line changes or operator/positional changes that are made to the SVF to create SVF'.

#### Original RTL file orig/foo.v

```
    module bar(A,B,Z1,Z2);
    input [1:0] A,B;
    output [2:0] Z1,Z2;
    assign Z1 = A + B;
    assign Z2 = A - B;
    // Blank
    // Blank
    endmodule
```

#### ECO modified RTL file ECO/foo.v

```
This is the ECO version module bar(A,B,Z1,Z2); input [1:0] A,B; output [2:0] Z1, Z2:

assign Z1 = A + B + 1; assign Z2 = A - B; endmodule
```

- To generate SVF' to account for ECO changes:
- Generate ECO change information Line number changes in SVF format
- Generate operator mapping information
   Datapath operator changes in SVF format
- Verify ECO RTL to ECO implementation netlist
   Using original SVF and SVF' generated by Steps #1 and #2 above.

#### Step 1- ECO change information

- Generates SVF highlighting RTL source changes between original RTL sources and ECO RTL sources.
- Script resides in the Formality distribution directory \$SYNOPSYS/<PLATFORM>/fm/bin/fm\_eco\_to\_svf
- Script automatically produces ECO change SVF syntax

#### Step 1- ECO change information

Usage

```
fm_eco_to_svf {orig RTL} {ECO RTL} > SVFfile
```

For a single RTL file

```
fm_eco_to_svf ./original/foo.v ./eco/foo.v > eco_change.svf
fm_eco_to_svf ./original/bar.v ./eco/bar.v >> eco_change.svf
```

For all the RTL files in a directory

```
fm_eco_to_svf ./original ./eco > eco_change.svf
```

Creates eco\_change.svf

#### Step 1- ECO change information

New SVF command (guide\_eco\_change)

```
guide_eco_change -file { foo.v } -type { insert } -original { 4 } -eco { 4 5 }
guide_eco_change -file { foo.v } -type { delete } -original { 7 } -eco { 8 }
guide_eco_change -file { foo.v } -type { replace } -original { 12 14 } -eco { 13 14 }

-file : Name of source file
-type : Inserting lines, deleting lines, or replacing lines.
-original: {line region}
-eco : {line region}
```

- Line region
  - Single lines are represented by a single line number
  - Multiple lines are represented by two line numbers

Mapping the datapath operator

#### Original RTL file orig/foo.v

```
1 \text{ module } bar(A,B,Z1,Z2);
```

- 2 input [1:0] A,B;
- 3 output [2:0] Z1,72:
- 4 assign Z1 = A + B;
- 5 assign  $\overline{Z}^2 = A B$ ;
- 6 // Blank
- 7 // Blank
- 8 endmodule

#### ECO modified RTL file ECO/foo.v

```
// This is the ECO version
module bar(A,B,Z1,Z2);
input [1:0] A,B;
output [2:0] Z1,Z2;
assign Z1 = A + B + 1:
assign Z2 = A - B;
endmodule
```

- Generate SVF' for datapath operator changes
- Uses ECO change SVF information from Step 1
- New Formality command generate\_eco\_map\_file
  - Generate the new SVF mapping of datapath blocks that have been changed by ECO
  - Usage:

```
generate_eco_map_file [-replace] SVFfile
```

- May require user intervention
- Generates a file named eco\_map.svf

#### Step 2: ECO Operator mapping information

#### Example FM script

- # Read original and line change SVF files set svf original.svf eco change.svf
- # Read original RTL source or container read\_container -r design\_original\_RTL.fsc
- # Read ECO RTL source or container read\_container -i design\_eco\_RTL.fsc
- # Create operator mapping file
   generate\_eco\_map\_file -replace eco\_map.svf

```
###
### ECO REGION 1 ###
###
# Cells in original design 'bar':
   add 4
#
# Cells in ECO design 'bar':
# add 5
 add 5 2
### Cell add 4 (original name)
guide eco map -from {add 4} -to {add 5} -design {bar}
```

- Sometimes user intervention is required for operator mapping.
- RTL changes may be too complicated to be definite.
- Output of the generate\_eco\_map\_file command provides the possible guide\_eco\_map commands (commented).
- You must inspect and chose which ones to keep.

```
guide
### IMPORTANT: Inspect and change the following guide_eco_map commands.
### Each "from" operator can be matched to at most one "to" operator,
### and vice versa.
### Uncomment the correct matches.
### INSPECT AND CHANGE THESE LINES
# guide_eco_map -design { foo } -from { add_5 } -to { add_6 } }
# guide_eco_map -design { foo } -from { add_5 } -to { add_6_2 } }
# guide_eco_map -design { foo } -from { add_5 } -to { add_6_3 } }
# guide_eco_map -design { foo } -from { add_5_2 } -to { add_6_3 } }
# guide_eco_map -design { foo } -from { add_5_2 } -to { add_6_2 } }
# guide_eco_map -design { foo } -from { add_5_2 } -to { add_6_2 } }
# guide_eco_map -design { foo } -from { add_5_2 } -to { add_6_3 } }
# guide_eco_map -design { foo } -from { add_5_2 } -to { add_6_3 } }
# setup
```

#### Step 3: ECO RTL to ECO Gate verification

 Verify ECO RTL to ECO gate using original SVF and SVF' create from Steps 1 and 2

```
set_svf eco_change.svf eco_map.svf original.svf
read ECO RTL source files
read ECO netlist
verify
```

- Summary
  - Greatly reduced SVF rejection rate vs. original SVF alone

Faster verification times for ECO RTL to gate verifications



## ENHANCEMENTS TO THE AUTO-SETUP MODE

 Set the don't verify attribute on macro test inputs, by default

```
- guide_dont_verify_scan_input
```

- Selective control of auto-setup
  - Control the effects of the auto-setup mode

- Macros might have test pins that are connected by insert\_dft command
- Macros might be treated as black boxes by Formality
  - Might cause verification failures unless they are disabled
  - The new guide\_dont\_verify\_scan\_input SVF guide command is inserted by the insert\_dft command
  - Tells Formality not to verify the scan input pin or port

New command in SVF

```
guide_dont_verify_scan_input
  -ports { design/port ... }
  -pins { <instance_name_of_pin> ... }
```

- If synopsys\_auto\_setup is set to true,
   Formality issues a set\_dont\_verify\_point for each referenced black box pin or port.
- The tool reports a warning message about this action in the auto-setup summary at the end of verification.

- Selective control of auto-setup
  - Overrides the effects of synopsys\_auto\_setup
  - Controlled by the new synopsys\_auto\_setup\_filter Formality variable
  - Any variable or category contained in this new list will not have its default value(s) changed during autosetup
  - Define the filter list before setting the synopsys\_auto\_setup variable

#### The following variable list can be controlled

- hdlin error on mismatch message
- hdlin ignore embedded configuration
- hdlin ignore full case
- hdlin ignore parallel case
- signature\_analysis\_allow\_subset\_match
- svf\_ignore\_unqualified\_fsm\_information
- hdlin dyn array bnd check
- verification\_set\_undriven\_signals
- verification\_verify\_directly\_undriven\_output
- scan\_input (auto-setup ignores all SVF guide\_scan\_input and guide dont verify scan input commands)
- clock\_gating (auto-setup ignores the following SVF guide\_environment commands: clock\_gating\_latch\_and, clock\_gating\_latch\_or, clock\_gating\_and, clock\_gating\_or)

 Example 1: Allow all default options of auto setup mode except for scan insertion setup

```
set synopsys_auto_setup_filter {scan_input}
set synopsys auto setup true
```

 Example 2: Allow all default options of auto setup mode except for synthesis interpretation of full\_case and parallel\_case directives

```
set synopsys_auto_setup_filter { hdlin_ignore_full_case
  hdlin_ignore_parallel_case }
set synopsys_auto_setup true
```

## UPDATES TO FORMALITY COMMANDS AND VARIABLES

 Name Matching of Black Box Pins for Functionally-matched Black Boxes

#### In earlier versions:

- Black Box pins are also matched using functional matching (even if there was a name match)
- Could cause bad matches

#### Starting with version F-2011.09

- Matching of black box pins is now both name based and functionality based
- Improves the quality of matching

 Allow set\_user\_match when verification\_blackbox\_match mode is set to identity

#### In earlier versions

- Formality matches black boxes that have the same design name and come from the same library
- set\_user\_match could not be used to match black boxes with non-identical names

#### Starting with version F-2011.09

 set\_user\_match allowed to match black boxes with nonidentical names

## NEW FORMALITY COMMANDS AND VARIABLES

## **New Formality Commands and Variables**

- Tech cell "interface\_only"
  - Separate "interface\_only" variable exclusively for tech cells
    - Avoids override of hdlin\_interface\_only
    - Restricted to tech cells
  - New command
    set library\_interface\_only "cell\_names"
  - Independent of hdlin\_interface\_only

- Can be used for tech cells that always need to be black boxed
- Example
  - An internal CAD group that supplies libraries can define the set of tech cells to the end user using library interface only
  - You can still use hdlin\_interface\_only to black-box other cells or designs
- Usage in earlier versions:

```
- set hdlin interface only "lib/Cell A lib/Cell B"
```

- set hdlin\_interface\_only "module\_CCC"

Cell that will have "interface\_only": "module\_CCC"

- Usage in versions starting with F-2011.09:
  - set library interface only "lib/Cell A lib/Cell B"
  - set hdlin\_interface\_only "module\_CCC"

Cells that will have "interface\_only: "lib/Cell\_A lib/Cell\_B module\_CCC"



- report\_constant\_sources
  - Reports the origin of constants on a specified net
  - New command

```
report constant sources [ netID ... ]
```

- Traces through the fanin cone of net until it reaches
  - Constant LOGIC0 or LOGIC1 source
  - Net with a user-specified constant

#### Example

Formality (verify) > report\_constant\_source r:/WORK/mR4000/cntrl/fm\_m3f4/and\_1out



- report\_multidriven\_nets (E-2010.12-SP1)
  - Reports information about multidriven nets
    - · Report available after match phase
    - Report each multiply driven net and its list of drivers

#### Command

```
report_multidriven_nets
    [-substring substring]
    [-reference]
    [-implementation]
```

- -substring Reports only the nets containing the specified substring.
- -reference Reports only the nets in the reference design.
- -implementation Reports only the nets in the implementation design

#### Example

- report undriven nets (E-2010.12-SP1)
  - Reports information about undriven nets
    - Report available after match phase

#### Command

```
report_undriven_nets
    [-substring substring]
    [-reference]
    [-implementation]
```

- -substring Reports only the nets containing the specified substring.
- -reference Reports only the nets in the reference design.
- -implementation Reports only the nets in the implementation design.

#### Example

```
fm_shell> report_undriven_nets

4 Undriven nets:

r:/WORK/top/out_or
 r:/WORK/top/or_one.a
 i:/WORK/top/and_zero.b
 i:/WORK/top/out or
```

## SYNOPSYS®

**Predictable Success**